# **RISC-V CPU**

Computer Architecture Lab 3, Fall 2022 Lilo Heinrich and Emma Mack

### Main FSM



Reset takes the state into FETCH, which has case statements on the assembly instruction to determine which opcode is next. Based on the opcode, FETCH sets up the initial steps of the instruction, then directs the state to that of the opcode. Most opcodes are not able to accomplish everything in one state, due to needing to wait for registers or the ALU to return values, thus some direct into states like ALU\_WRITEBACK. EXECUTE\_JALR and EXECUTE\_B2 both need to direct into a WAIT state before returning to FETCH, otherwise the PC experiences issues with being updated at the wrong time. Eventually, all state paths lead back to FETCH, and the cycle repeats.

# Datapaths



R- and I- type datapaths



Store word (SW) datapath



Jump (JAL) datapath



Branch (BEQ) datapath

### Tests we ran

- asm/ritypes.s, to test r-types
- asm/itypes.s, to test i-types
- asm/lstypes.s, to test loads and stores
- asm/jb\_types.s, to test jumps and branches

We verified that instructions were working by inputting these assembly files to the CPU in simulation, then using GTKWave to see that the CPU behaved as expected. We looked to see that the program counter and the main FSM progressed through states as expected, and that the values we expected were deposited into registers/memory. These tests are incomplete: we changed them over time to test different values and situations, rather than compiling one complete testbench. However, you can still see a demonstration of some instructions of each type by running make test\_rv32i\_ri\_types, make test\_rv32i\_itypes, make test\_rv32i\_ls\_types, and make test\_rv32i jb types.

# Instructions we implemented

# R-types | add | sub | | xor | | or | | and | | stl | | sra | | slt |

### I-types

✓ addi

✓ sltu

| <ul> <li>✓ xori</li> <li>✓ ori</li> <li>✓ andi</li> <li>✓ stli</li> <li>✓ srli</li> <li>☐ srai</li> <li>✓ stti</li> <li>✓ sttiu</li> </ul> |
|--------------------------------------------------------------------------------------------------------------------------------------------|
| Memory-Types (Loads/Stores)  ☑                                                                                                             |
| B-types (Branches)                                                                                                                         |
| J-types (Jumps)  ✓ jal  ✓ jalr (technically an i-type)                                                                                     |
| U-types (Upper immediates)  □ lui* □ auipc*                                                                                                |
| * means optional.                                                                                                                          |

We did not implement sub and sra due to needing to parse the additional funct7 code. We also did not implement bne, although we did implement beq which is similar. We did not feel the need to implement more branch instructions because it would not add significantly to our learning.

## Code

GitHub: <a href="https://github.com/liloheinrich/RISC-V-CPU">https://github.com/liloheinrich/RISC-V-CPU</a>